| Name:     | Section:          |
|-----------|-------------------|
|           |                   |
| Cianatura | FFF 313 Fall 2010 |

Bilkent University
Department of Electrical and Electronics Engineering
EEE 313 Electronic Circuit Design

#### Midterm 1

23 October 2010, 10:00 (4 questions, 120 minutes)

- This is a closed book, closed notes exam. No cheat sheet allowed.
- All cell-phones should be completely turned off.
- Use a calculator for numerical computations. Carry at least 4 significant digits during calculations. Your final answer should be at least 3 significant digits.
- Be sure to write the **units** of all numerical results.
- **Show** all work clearly.
- Please put your **final answer** for each part inside a box for easy identification. Do not give multiple answers, they will not be graded.
- Do not remove the **staple** from the exam sheets or separate pages of the exam. All extra pages must be stamped to your exam.
- You may leave the exam room when you are done.
   However, please do not leave during the last five minutes of the exam.
- At the end of the exam, please stay seated unitl all exam papers are collected.

### **FET equations:**

#### n-channel MOSFET

$$i_D = K_n (v_{GS} - V_{Tn})^2$$
 SAT  $i_D = K_n \left[ 2(v_{GS} - V_{Tn}) v_{DS} - v_{DS}^2 \right]$  NON-SAT

#### p-channel MOSFET

$$\begin{split} i_D &= K_p (v_{SG} + V_{Tp})^2 & \text{SAT} \\ i_D &= K_p \Big[ 2 (v_{SG} + V_{Tp}) v_{SD} - v_{SD}^2 \Big] & \text{NON-SAT} \end{split}$$

## n-channel JFET

$$\begin{split} i_D &= \frac{I_{DSS}}{V_p^2} (v_{GS} - V_P)^2 \\ i_D &= \frac{I_{DSS}}{V_p^2} \Big[ 2(v_{GS} - V_P) v_{DS} - v_{DS}^2 \Big] \text{NON-SAT} \end{split}$$

Please do not write below this lin

| 1. 30 pts.     |  |
|----------------|--|
| 2. 15 pts.     |  |
| 3. 25 pts.     |  |
| 4. 30 pts.     |  |
| Total 100 pts. |  |

1. (30 points) Given  $I_{DSS} = 15$ mA and  $V_P = -5$ V. Assume that the capacitor values are very large. Design the following FET amplifier circuit.

a. Find the value of R<sub>2</sub> such that the transistor operates at the edge of the SAT and NON-SAT regions.

b. Find the value of R<sub>2</sub> such that the undistorted symmetric output voltage swing is as large as possible. And determine the value of the undistorted symmetric output voltage swing (V<sub>peak-to-peak</sub>).

SOLUTION:



Then  $V_{GST} = V_{AST} + V_{P} = \frac{10}{7} - 5$ VOST = - 5 V

$$I_{DT} = \frac{V_{DD} - V_{DT}}{R_c} = \frac{10 - 10/3}{1k2} \Rightarrow I_{DT} = \frac{20}{3} \text{MA}$$

$$V_G = V_{GST} + I_{DT}R_S = -\frac{5}{3} + (\frac{20}{3} \text{ mA})(1\text{kg}) =) V_G = 5V$$

Therefore, R,=R2 and R2=2.7M2 +5



To obtain max. undistorted symmetric output voltage swing, a-point must be in the middle of SAT repion.

$$V_{N,0} = V_{N,0} - I_{N,0}R_{L} = \frac{20}{3}V_{+}$$

 $V_{D1} = V_{D0} - \frac{V_{D1}}{V_{D1}} \left( V_{O1} - V_{P} \right)^{2}$ 

+5  $V_{DST} = \frac{10}{3} V$  must be positive

Not = NOD - Tonki Not

 $0.6 V_{DST}^2 + V_{DST} - 10 = 0$ 

$$V_{650} = V_{p} \left( 1 - \sqrt{\frac{I_{DD}}{I_{DM}}} \right) = -2.643V$$

$$V_{0} = \frac{R^{2}}{R_{1} + R_{2}} V_{0}$$
 $V_{0} = \frac{R^{2}}{R_{1} + R_{2}} V_{0}$ 
 $V_{0} = \frac{R^{2}}{R_{1} + R_{2}} V_{0}$ 
 $V_{0} = \frac{R^{2}}{R_{1} + R_{2}} V_{0}$ 

$$+5 V_{PP} = 2\left(\frac{10}{3}\right) = \frac{20}{3} V \text{ maximum}^{2}$$

2. (15 points) In the circuit shown below, determine the states of the transistors and the corresponding bias (I<sub>DS</sub> and V<sub>DS</sub>). Justify your answer clearly.  $K_n=1 \text{ mA/V}^2$  and  $|V_{Th}|=3 \text{ V}$ . Hint: The absolute value of the threshold values of the transistors are given, be careful about the sign.



Assume that It is in the SAT region.

For depletion-mode MOSFET VET = VETS = VTTS < VETS - VTM = VET + 3 V Assume that it is in the NON-SAT region.

Then 
$$J_{D1} + J_{D2} = 15 \text{ mA}$$
  
 $K_{\Lambda} (V_{G11} - 3)^2 + K_{\Lambda} [2(V_{G12} + 3)V_{D12} - V_{D12}] = 15$   
 $(1)(V_{G1} - 3)^2 + (1)[2(V_{G1} + 3)V_{G1} - V_{G1}^2] = 15$ 

$$V_{5}^{61} - 6V_{67} + 6 + 12V_{5}^{61} + 6V_{61} - V_{61}^{61} = 15$$

$$2V_{63}^2 = 6 \implies V_{63} = \sqrt{3} = 1.732 V$$

For enhancement-mode transistor

Vos < VTh = 3V. Therefore it must be (ID CUTOFF (ID = OA)

Then In = 15 mA Kn[2(V612+3)VD-510V ]=15  $(1)[5(\Lambda^{e1}+3)\Lambda^{e1}-\Lambda^{e1}_{s}]=12$ 

$$5n_{5}^{e1} + 6n^{e1} - n_{5}^{e1} = 12 \implies n_{5}^{e1} + 6n^{e1} - 12 = 0$$

Finally

$$I_{D1} = 0$$
,  $V_{DS1} = 1.899V$  and  $I_{D2} = 15mA$ ,  $V_{DS2} = 1.899V$ 



- a. (12 points) The voltage gain,  $v_o/v_{in}$
- b. (5 points) The input impedance, R<sub>in</sub>
- c. (8 points) The output impedance Rout



SOLUTION:  
Given that 
$$I_{DA} = 2mA$$
  
 $V_{6SA} = \sqrt{\frac{I_{DA}}{K_{N}}} + V_{TN} = 4V$   
 $V_{DSA} = V_{DD} - I_{DA}(7kQ) = 9V$   
 $S_{M} = 2\sqrt{K_{N}}I_{DA} = 2mA/V$ 

The AC equivalent circuit is as follows.



(a) 
$$u_{in} = u_{gs} + u_{out} = u_{gs} = u_{in} - u_{out} + \frac{1}{2}$$
 $u_{out} = u_{gs} + u_{out} = u_{gs} + u_{out} = u_{out} + \frac{1}{2}$ 
 $u_{out} = u_{out} + u_{o$ 

(c) To find Rout, set vin=0 and apply a test voltage out the output.



Tx + 3m Uz = 
$$\frac{Ux}{Rx_1}$$
 +  $\frac{Ux}{S}$  =  $\frac{Ux}{Rx_1}$  +  $\frac{1}{S}$  Rout =  $\frac{Ux}{Tx}$  =  $\frac{1}{S}$  | R11

**4.** (30 points) For the amplifier circuit shown below, determine the value of the load resistance,  $R_L$ , in order to obtain an undistorted output voltage swing of 3V peak-to-peak.  $V_{Th}=1V$ ,  $K_n=0.25$ mA/ $V^2$ .  $v_{in}$  is a purely ac voltage signal with zero volts average. Neglect  $r_0$ .



DC equivalent circuit

DC Analysis:

Apply KVL around gate-to-source loop.

Vara +  $I_{Da}R_{s}$  - 5 = 0 where  $I_{Da} = K_{n} (V_{GSa} - V_{Th})^{2}$   $V_{GSa} + K_{n}R_{s} (V_{GSa} - V_{Th})^{2} - 5 = 0 \Rightarrow 0.25 V_{GSa} + 0.5 V_{GSa} - 4.75 = 0$ 

Thus,  $V_{\text{esa}} = 3.4721V$  and  $I_{\text{Da}} = 1.5279 \text{ mA}$ 

 $V_{DSA} = 15 - I_{DA}(R_D + R_S) = 15 - (1.5279)(5)$ 

VDSQ = 7.3605V

# AC Analysis:



$$\frac{U_{dS} = -U_{d}(R_{D}||R_{L})}{U_{d} = -\frac{U_{dS}}{R_{D}||R_{L}}}$$

AC load line egn.
Note that AC load
Une must pass through
the DC operating
point (Q-point).



$$R_{L} = \frac{1.5R_{0}}{R_{0}T_{00}-1.5} = \frac{1.5}{T_{00}-\frac{1.5}{R_{0}}} = 1.3011k\Omega$$